# Lab EE 371: Display Interface

Autumn 2018

# Lab 3

Shawnna Cabanday
Professor Rania Hussein
Teaching Assistant: Shuowei Li

Lab Section: Wednesday from 12:30 - 2:30 PM Date submitted: Saturday, October 27, 2018

## Abstract

The purpose of this lab was to understand how to successfully display images on a monitor using the DE1-SoC's video-out port through the VGA terminal. The primary tasks of this lab was to implement a simple line-drawing algorithm and be able to animate those lines on a computer monitor.

## Introduction

The DE1\_SoC has a video-out port with a VGA controller that can be connected to a standard VGA monitor. Images that are displayed by the VGA controller are derived from the pixel buffer, which holds the color for each pixel displayed by the controller. The pixel buffer has a '(x,y) coordinate' system of 320x240 pixels where images can be written by color values into specified pixel addresses. In this lab, students must understand how to implement a simple line-drawing algorithm known as Bresenham's algorithm. Then, the algorithm must be used to draw a line on the monitor and animate it to move around the screen.

## **Materials**

- ModelSim and Quartus 17.0 Software
- Power cable
- DE1 SoC FPGA board
- VGA Adapter for Monitor
- Spare Monitor

### **Procedures**

### Part 1: Implement Bresenham's Line Algorithm in System Verilog

The task of this lab procedure was to translate the psuedo-code for Bresenham's Line algorithm (created in high-level language) into System Verilog code. The primary difference from VHDL and high-level language is the order in which each the lines of code are executed. For VHDL, every line of code runs at the same time, whereas, high level language runs each line one after another.

The first module that was created was the *abs* module, which took in a variable, determined the sign of the value based on the first bit (whether it was 1 or 0), and then outputted the absolute value of the input value. The following logic variables were then created in the top level *line\_drawer* module:

- deltax: equal to the difference between the rightmost x-value (x1) and the leftmost x-value (x0)
- deltay: equal to the difference in the leftmost and rightmost y values (y1-y0)
- abs deltax, abs deltay: the absolute values of deltax and deltay
- tempx0, tempx1, tempy0, tempy1: temporary storage registers used to re-write and write the most current values of the x0, x1, y0, and y1 without re-assigning the input logic x0, x1, y0, y1.
- ystep: used to increment current most value written to the final plotted y
- error: adjusts ystep
- write\_x, write\_y: final values of x and y that need to be plotted, plotted by assignment to final output logic of x and y
- state: indicates the states in the state machine
- finished drawing: indicates when the verilog program has reached the last x-value (x1)

• delay: received from the DE1\_SoC module to determine if the counter is incrementing and causing a delay, high signal causes a "reset" and stalls the *line drawer* module

To mimic the behavior of high-level language, a functional state machine must be used to go from one step of System Verilog code to another. There are four states indicated by decimal values 1, 2, 3, and 4, and are represented by the parameter names: assign\_temps, swap\_values, prepare\_output, and write to output, respectively. The following states represent the following:

- assign\_temps: reset finished drawer signal, calculate deltax and deltay, assign the is\_steep boolean statement, and store all input values of x0, x1, y0, and y1 into their corresponding temporary variables.
- swap\_values: swap values according to the pseudo-code provided. I also added additional logic to prevent errors in the case the x0 > x1.
- prepare\_output: this stage prepares the output to be written by determining error, calculating ystep, assign write x to the initial x0 and write x to the initial y0.
- write\_to\_output: begins drawing the lines according to the algorithm and assigning x and y to the current most value of write\_x or write\_y or vice versa depending on whether or not is\_steep is true or false. write\_x is then incremented until the last value of x1 is reached. Afterwards, the state is sent back to the initial assign\_temps state.
  - There are two flagged signals being passed to and from the top level module *DE1\_SoC* and the *line\_drawer* module. They include: finished\_drawing and start\_drawing and indicate when the line\_drawer has completed the algorithm for drawing a line and when the DE1\_SoC is ready to start drawing with a new (x,y) input.

### Part 2: Modifying the DE1 SoC Module to Animate a Line and Allow Reset State

The task of this lab procedure is to revise the *DE1\_SoC* module to animate a line created by the *line drawer* module.

To execute this task, a functional state machine was created with 8 different states: line1, eraseline1, line2, eraseline2, line3, eraseline3, line4, and eraseline4. The following sketch illustrates the progression from one state to another:



If the *line\_drawer* sends a signal to the *DE1\_SoC* module that it is *finished\_drawing*, and when the *start\_delay* signal is false, the DE1\_SoC will allow the *line\_drawer* to begin creating the first line. After that line is created, the *finished\_drawing* signal becomes high again and the system checks if a delay has not been introduced. If this is true, then the delay will be initialized to keep the currentmost line on the screen. Once the delay is finished, the counter module outputs a signal *delay\_stop*, stops the *start\_delay* signal and continues to the next state. This following pattern continues for the rest of the states, drawing a line in white, erasing the previous one by drawing a black version of it, until the last one, which returns to the initial line1 drawing. 4 white lines are drawn, and 4 black lines are drawn to cover each one before the next one is shown on the screen. This will make it appear as 4 horizontal lines are traveling from left to right.

## **Results**

This lab took me quite a lot of time to finish, and the most difficult task was converting the psuedo-code to VHDL. The difficulty with doing that is because every line of code is executed at the same time, without delay, which is unlike all high-level languages.

Both the *line\_drawer* and the *DE1\_SoC* behaved according to expectations after immense trial and error. The line drawer was capable of graphing diagonal, horizontal, and vertical lines, and the lab

demo for that particular task was successful. The *DE1\_SoC* demo, however, did not work during the lab demo. I have revised the code since, and, based on the waveforms, I am determining that the system is capable of working; I just simply can't test it. Thus, this remains an unsolved error.

The following waveforms illustrate the success of the *line drawer* and the revised behavior of the *DE1\_SoC* module. In Figure 1.1, the DE1\_SoC successfully draws a horizontal line from (0,100) to (50, 100), and once the last x-value is reached, the start\_delay signal is triggered and the *counter* module is then called to delay the device from going to the next state and erasing the newly created line. The delay is about 1 second. Figure 1.2 illustrates the zoomed in version of the waveforms to depict the incrementing x-coordinates. Figure 1.3 demonstrates the creation of a horizontal and diagonal line. The diagonal line created has beginning points (1,1) and endpoints of (12,5), whereas, the horizontal line has beginning points (1,1,) and endpoints of (4,1). Note the y-values incrementing based on the algorithm. Figure 1.4 depicts the implementation of the delay signal which stalls the creation of future (x,y) coordinates and lines after the first line from (1,1) to (12,5) is created.



Figure 1.1: DE1 SoC Waveform Output (Includes Delay)



Figure 1.2: DE1 SoC Waveform Output (No Delay)

| Wave - Default :              |      |     |  |      |       |       |       |       |          |      | ****** |    |       |       |  |  |  |
|-------------------------------|------|-----|--|------|-------|-------|-------|-------|----------|------|--------|----|-------|-------|--|--|--|
| <b>%</b>                      | Msgs |     |  |      |       |       |       |       |          |      |        |    |       |       |  |  |  |
| /line_drawer_testb            | 1    |     |  |      |       |       |       |       |          |      |        |    |       |       |  |  |  |
| /line_drawer_testb            | 0    |     |  |      |       |       |       |       |          |      |        |    |       |       |  |  |  |
| 🥠 /line_drawer_testb          | 0    |     |  |      |       |       |       |       |          |      |        |    |       |       |  |  |  |
| <u>+</u> → /line_drawer_testb | 1    | -(1 |  |      |       |       |       |       |          |      |        |    |       |       |  |  |  |
| → /line_drawer_testb          | 1    | -(1 |  |      |       |       |       |       |          |      |        |    |       |       |  |  |  |
| → /line_drawer_testb          | 1    | 12  |  |      |       |       |       |       |          | χ4   |        |    |       |       |  |  |  |
| <u>+</u> → /line_drawer_testb | 8    | -(5 |  |      |       |       |       |       |          | (1   |        |    |       |       |  |  |  |
| <u>+</u> → /line_drawer_testb | 2    |     |  | 1 (2 | (3 (4 | (5 (6 | (7 (8 | (9 (1 | 0 (11 (1 | 2 13 |        | (1 | (2 (3 | (4 (5 |  |  |  |
| → /line_drawer_testb          | 2    |     |  | (1   | (2    | (3    | (4    |       | 5        |      |        | χ1 |       |       |  |  |  |

Figure 1.3: Line Drawer (Diagonal and Horizontal Example)



Figure 1.4: Line Drawer (Delay Included)

## **Flow Summary**



The flow summary indicates that I use an extreme amount of registers! For future reference, I should limit the number of temporary registers I use to store values, in the case that I want to improve execution time.

## Conclusion

Now, the DE1-SoC's video-out port can be used with a VGA controller to connect and display lines on a VGA monitor. This lab helped to illustrate the major differences between coding in a VHDL program and a traditional high-level language like C or Java. The conveniences of coding in high-level language are especially noticed. There were significant hurdles that I had to jump through for this lab just in terms of syntax and creating delay, and it proved to be extremely time consuming for me. For future reference, I need to make sure to start these labs earlier than initially planned.

**Total Estimated Hours:** 20 hours

Acknowledgements: Annika Lawrence, Truong Phu Nguyen

## **Appendix**

## **DE1 SoC Module**

```
module DE1 SoC (HEX0, HEX1, HEX2, HEX3, HEX4, HEX5, KEY, LEDR, SW, CLOCK 50,
       VGA_R, VGA_G, VGA_B, VGA_BLANK_N, VGA_CLK, VGA_HS, VGA_SYNC_N, VGA_VS);
       output logic [6:0] HEXO, HEX1, HEX2, HEX3, HEX4, HEX5;
       output logic [9:0] LEDR;
       input logic [3:0] KEY;
       input logic [9:0] SW;
       input CLOCK 50;
       output [7:0] VGA R;
      output [7:0] VGA G;
      output [7:0] VGA B;
      output VGA BLANK N;
      output VGA CLK;
       output VGA HS;
       output VGA SYNC N;
       output VGA VS;
      assign HEX0 = '1;
       assign HEX1 = '1;
      assign HEX2 = '1;
      assign HEX3 = '1;
       assign HEX4 = '1;
       assign HEX5 = '1;
       assign LEDR = SW;
       logic [10:0] x0, y0, x1, y1, x, y;
       logic finished drawing, reset, start delay, delay stop, pixel color, delay;
       logic [2:0] state;
       assign reset = ~KEY[0];
       parameter
                    black = 1'b0,
                                    white = 1'b1;
       parameter [2:0]
                           line1 = 1,
                                                   eraseline1 = 2,
                                                   line2 = 3,
                                                   eraseline2 = 4,
                                                   line3 = 5,
                                                   eraseline3 = 6,
                                                   line4 = 7,
                                                   eraseline4 = 8;
       VGA_framebuffer fb(.clk50(CLOCK_50), .reset, .x, .y,
                             .pixel_color, .pixel_write(1'b1),
                             .VGA R, .VGA G, .VGA B, .VGA CLK, .VGA HS, .VGA VS,
                             .VGA_BLANK_n(VGA_BLANK_N), .VGA_SYNC_n(VGA_SYNC_N));
       line drawer lines (.clk(CLOCK 50), .reset, .delay(start delay),
                             .x0, .y0, .x1, .y1, .x, .y, .finished drawing);
       counter delay time (.clk(CLOCK 50), .start delay, .reset, .delay stop);
```

```
//Task 2 DEMO
//
       assign x0 = 0;
//
       assign y0 = 0;
      assign x1 = 240;
      assign y1 = 240;
       always @(posedge CLOCK 50) begin
              if(reset) begin
                     state = line1;
                      start delay = 0;
              end
              case(state)
                      line1: if(finished drawing && delay stop && !start delay) begin
                                                           pixel color = white;
                                                           x0 = 0; y0 = 100; x1 = 50; y1 = 100;
                                            end
                                            else if(finished drawing && !start delay &&
!delay stop) start delay = 1;
                                            else if(delay stop && start delay) begin
start delay = 0; state = eraseline1; end
                      eraseline1: if(finished_drawing && delay_stop && !start_delay) begin
                                                          pixel color = black;
                                                           x0 = 0; y0 = 100; x1 = 50; y1 = 100;
                                                   end
                                                   else if(finished_drawing && !start_delay &&
!delay stop) start delay = 1;
                                                   else if(delay stop && start delay) begin
start delay = 0; state = line2; end
                     line2: if(finished drawing && delay stop && !start delay) begin
                                                           pixel color = white;
                                                           x0 = 70; y0 = 100; x1 = 120; y1 =
100:
                                            end
                                            else if (finished drawing && !start delay &&
!delay stop) start delay = 1;
                                            else if (delay stop && start delay) begin
start delay = 0; state = eraseline2; end
                      eraseline2: if(finished drawing && delay stop && !start delay) begin
                                                          pixel color = black;
                                                           x0 = 70; y0 = 100; x1 = 120; y1 =
100;
                                                   else if(finished_drawing && !start_delay &&
!delay_stop) start_delay = 1;
                                                   else if(delay stop && start delay) begin
start delay = 0; state = line3; end
                      line3: if(finished drawing && delay stop && !start delay) begin
                                                           pixel color = white;
                                                           x0 = 140; y0 = 100; x1 = 190; y1 =
100;
                                                   end
                                                   else if (finished drawing && !start delay &&
!delay stop) start delay = 1;
                                                   else if (delay stop && start delay) begin
start delay = 0; state = eraseline3; end
```

```
eraseline3: if(finished_drawing && delay_stop && !start_delay) begin
                                                          pixel_color = black;
                                                          x0 = 140; y0 = 100; x1 = 190; y1 =
100;
                                                   else if(finished drawing && !start delay &&
!delay stop) start delay = 1;
                                                   else if (delay stop && start delay) begin
start delay = 0; state = line4; end
                      line4 : if(finished drawing && delay stop && !start delay) begin
                                                          pixel color = white;
                                                          x0 = 210; y0 = 100; x1 = 260; y1 =
100;
                                                   end
                                                   else if(finished drawing && !start delay &&
!delay_stop) start_delay = 1;
                                                   else if(delay_stop && start_delay) begin
start delay = 0; state = eraseline4; end
                      eraseline4 : if(finished_drawing && delay_stop && !start_delay) begin
                                                          pixel_color = black;
                                                          x0 = 210; y0 = 100; x1 = 260; y1 =
100;
                                                   end
                                                   else if(finished drawing && !start delay &&
!delay stop) start delay = 1;
                                                  else if (delay stop && start delay) begin
start delay = 0; state = line1; end
             endcase
       end
endmodule
module DE1 SoC testbench();
       logic [6:0] HEXO, HEX1, HEX2, HEX3, HEX4, HEX5;
       logic [9:0] LEDR;
       logic [3:0] KEY;
       logic [9:0] SW;
       logic CLOCK 50;
       logic [7:0] VGA_R;
       logic [7:0] VGA G;
       logic [7:0] VGA B;
       logic VGA_BLANK_N;
       logic VGA CLK;
       logic VGA HS;
       logic VGA SYNC N;
       logic VGA VS;
       logic clk;
       DE1 SoC dut (.HEX0, .HEX1, .HEX2, .HEX3, .HEX4, .HEX5, .KEY, .LEDR, .SW,
.CLOCK 50(clk),
       .VGA R, .VGA G, .VGA B, .VGA BLANK N, .VGA CLK, .VGA HS, .VGA SYNC N, .VGA VS);
```

```
parameter CLOCK PERIOD = 100;
       initial begin
               clk <= 0;
               forever #(CLOCK PERIOD/2) clk <= ~clk;</pre>
       end
       initial begin
                           @(posedge clk);
@(posedge clk);
               KEY \ll 0;
               KEY <= 1;
               @(posedge clk);
               @(posedge clk);
       end
endmodule
```

### Line drawer Module Code

```
module line_drawer(
       input logic clk, reset,
       input logic delay,
       input logic [10:0]
                          x0, y0, x1, y1, //the end points of the line
       output logic [10:0] x, y, //outputs corresponding to the pair (x, y)
       output logic finished drawing
       * You'll need to create some registers to keep track of things
       * such as error and direction
       * Example: */
       logic is_steep;
       logic signed [10:0] error;
       logic signed [10:0] deltax, deltay, abs deltax, abs deltay;
       logic signed [10:0] tempx0, tempx1, tempy0, tempy1, write x, write y;
       logic signed [1:0] ystep;
       logic [2:0] state;
       parameter [2:0] assign temps = 1,
                             swap values = 2,
                            prepare output = 3,
```

```
abs absdeltax (.in(deltax), .out(abs_deltax));
        abs absdeltay (.in(deltay), .out(abs deltay));
        always ff @(posedge clk) begin
                if(reset||delay) begin
                       deltax <= 0;
                       deltay <= 0;
                        error <= 0;
                        ystep <= 1;
                        is steep <= 0;
                        finished drawing <= 1;
                        state <= assign temps;
                end
               else if(state == assign temps) begin
                        finished drawing <= 0;
                        deltax <= x1 - x0;
                        deltay <= y1 - y0;
                        is steep <= abs deltay > abs deltax;
                        tempx0 <= x0;
                        tempx1 <= x1;
                        tempy0 <= y0;
                       tempy1 <= y1;
                        state <= swap_values;</pre>
                end
                else if(state == swap values) begin
                        if(is steep) begin
                               if(tempy0 > tempy1) begin
                                       tempx0 <= tempy1;</pre>
                                       tempx1 <= tempy0;</pre>
                                       tempy0 <= tempx1;
                                       tempy1 <= tempx0;</pre>
                                        deltax <= tempy0 - tempy1;</pre>
                                        deltay <= (tempx1 > tempx0 ? tempx1-tempx0 : tempx0-x1);
                                end
                                else begin
                                       tempx0 <= tempy0;</pre>
                                       tempx1 <= tempy1;</pre>
                                       tempy0 <= tempx0;</pre>
                                       tempy1 <= tempx1;</pre>
                                        deltax <= tempy1 - tempy0;</pre>
                                        deltay <= (tempx1 > tempx0 ? tempx1-tempx0 :
tempx0-tempx1);
                                end
                        end
                        else begin
                                if(tempx0 > x1) begin
                                       tempx0 <= tempx1;</pre>
                                       tempx1 <= tempx0;</pre>
                                       tempy0 <= tempy1;</pre>
                                       tempy1 <= tempy0;</pre>
                                       deltax <= tempx0-tempx1;</pre>
                                        deltay <= (tempy1 > tempy0 ? tempy1-tempy0 :
tempy0-tempy1);
                                end
                                else begin
```

write to output = 4;

```
deltax <= tempx1 - tempx0;</pre>
                                      deltay <= (tempy1 > tempy0 ? tempy1-tempy0 :
tempy0-tempy1);
                              end
                              state <= prepare output;
                       end
               end
               else if (state == prepare output) begin
                       error <= deltax/2;
                       ystep \le (y0 < y1 ? 1 : -1);
                       write x \le x0;
                       write y <= y0;
                       state <= write_to_output;</pre>
               end
               else if(state == write to output) begin
                       if(is_steep) begin
                              x <= write_y;
                              y <= write x;
                       end
                       else begin
                              x <= write_x;</pre>
                              y <= write y;
                       end
                       write x \le write x + 1;
                       if(error - deltay <0) begin
                                      error <= error - deltay + deltax;
                                      write y <= write y + ystep;</pre>
                       end
                       else begin
                              error <= error - deltay;
                       end
                       if(x == x1) begin
                              finished_drawing <= 1;</pre>
                              state <= assign temps;
                       end
               end
              //end of always ff
       end
endmodule
module abs(in, out);
       input logic [10:0] in;
       output logic [10:0] out;
       assign out = in[10] ? -in : in;
endmodule
Counter Module
```

module counter(clk, start delay, reset, delay stop);

input logic clk, reset, start\_delay;

```
output logic delay_stop;
logic [31:0] delay;
always @(posedge clk) begin
         if(reset) begin
         delay <= 0;
         delay stop <= 1;
         else if(start_delay) begin
         delay <= 0;
          delay stop <= 0;
         else if(delay == 32'h77359400) begin // if(delay = 2 seconds)
         delay_stop <= 1;</pre>
         end
         else begin
         delay <= delay + 1;
         delay_stop <= 0;</pre>
         end
end
endmodule
module counter testbench();
        logic clk, reset, start_delay, delay_stop;
        logic [31:0] delay;
        parameter CLOCK PERIOD = 100;
        initial begin
         clk <= 0;
         forever #(CLOCK PERIOD/2) clk <= ~clk;
        end
        counter dut (.clk, .start delay, .reset, .delay stop);
        initial begin
        start_delay <= 1; @(posedge clk);</pre>
        start_delay <= 0; @(posedge clk);</pre>
endmodule
```

## Block Diagram for DE1\_SoC Top Level Module

